# **High-Frequency Converter for Telecom Applications** #### **FEATURES** - On-board high-voltage, 1-Ω Switching FET - · Switching Frequencies of Up to 1 MHz - Synchronization Capability - Easily Compensated Current-Mode Operation - Operates with Input Voltages Up to 200 V - 1.8-MHz Error Amplifier - Soft-Start - Latched SHUTDOWN #### **DESCRIPTION** The Si9117 high-efficiency converter for telecom systems running off 48 V is ideal for emerging applications such as interactive video (IV) set-top boxes and microcell base stations, such as those used for Personal Communications Systems (PCS). IV set-top boxes and microcell base stations typically require less than 15 W of power and have access to the analog telephone line power. Both IV set-top boxes and microcell base stations process extremely low-level, modulated analog signals (on the order of $\mu Vs$ ), making the frequency and energy content of radiated and conducted noise a major issue. These application circuits are also constrained in terms of available board space and place a premium on minimal footprint. The combination of an on-board, high-voltage, 1- $\Omega$ switch and a PWM IC with operational input voltage of 200 V allows operation off of the analog telephone line, even with the worst case battery voltage and ringing voltage. Once the converter has started up, a simple bootstrap circuit can provide power to the IC by raising the source voltage of the n-channel, depletion mode, start-up FET above its gate voltage of 9.2 V. This technique lowers system costs, reduces the area required for circuit implementation, and minimizes circuit power consumption. Processing high-frequency, modulated analog signals for video or RF requires receivers with sensitivities in the range of 0.5 to 25 µV. At these levels, noise generated by switchmode power conversion can impair the signal recovery process. Controlling radiated noise is a matter of proper layout and shielding. Controlling conducted noise is a matter of limiting its energy and isolating the conducted energy's fundamental and harmonic frequencies to bands which will not affect the frequencies of interest. The high-frequency, synchronized switching of the Si9117 enables this design requirement. First, for a given output current, high-frequency switching attenuates output ripple, minimizing conducted energy. Second, synchronizing the high switching frequency to an external frequency allows the fundamental and its harmonics to be moved out of range of the frequency bands of interest. An additional benefit of high-frequency switching is reduced size and cost of the inductor and the output filter capacitance. In addition to these mandatory design considerations, the Si9117 is easy to design with and compensate, and takes a minimum of board area to implement: an important benefit in high-volume/small-package applications such as set-top boxes and microcell base stations. #### APPLICATION CIRCUIT # Si9117 # Vishay Siliconix ## ABSOLUTE MAXIMUM RATINGS | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Linear Inputs (FEEDBACK, SENSE,SOFT-START)-0.3 V to $V_{CC}$ + 0.3 V | Thermal Impedance ( $\Theta_{JA}$ ) 16-Pin SOIC | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | Notes a. Device mounted with all leads soldered or welded to PC board, t ≤ 2 sec. b. Derate 7.2 mW/°C above 25°C. | | RECOMMENDED OPERATING RANGE | | | Voltages Referenced to -V <sub>IN</sub> | R <sub>OSC</sub> | | V <sub>CC</sub> 9.5 V to 16.5 V | C <sub>OSC</sub> | | +V <sub>IN</sub> | Linear Inputs | | f <sub>OSC</sub> | Digital Inputs | | SPECIFICATIONS | | | | | | | | |------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------|------------------|--------|--| | | | Test Conditions<br>Unless Otherwise Specified | <b>Limits</b><br>D Suffix -40 to 85°C | | | | | | Parameter | arameter Symbol Oscillator Disabled $-V_{IN} = 0 \text{ V, } V_{CC} = 10 \text{ V}$ | | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit | | | Reference | • | | | | • | • | | | | | OSC Disabled, T <sub>A</sub> = 25°C | 3.94 | 4.0 | 4.06 | V | | | Output Voltage | V <sub>R</sub> | OSC Disabled<br>Over Voltage and Temperature Ranges <sup>c</sup> | 3.88 | 4.0 | 4.12 | | | | Short Circuit Current | I <sub>SREF</sub> | $V_{REF} = -V_{IN}$ | | -30 | -5 | mA | | | Load Regulation | $\Delta V_R/\Delta I_R$ | $I_{REF} = 0 \text{ to -1 mA}$ | | 10 | 40 | mV | | | Oscillator | - | | | | | - | | | Initial Accuracy | , d | $R_{OSC} = 374 \text{ k}\Omega$ , $C_{OSC} = 200 \text{ pF}$ | 90 | 100 | 110 | - kHz | | | | f <sub>OSC</sub> <sup>d</sup> | $R_{OSC} = 70 \text{ k}\Omega$ , $C_{OSC} = 200 \text{ pF}$ | 450 | 500 | 550 | | | | Voltage Stability <sup>c</sup> | Δf/f | $R_{OSC} = 70 \text{ k}\Omega$ , $C_{OSC} = 200 \text{ pF}$<br>$\Delta f/f = [f(16.5 \text{ V}) - f(9.5 \text{ V})] / f(9.5 \text{ V})$ | | 1 | 2 | % | | | Temperature Coefficient <sup>c</sup> | OSC TC | $-40 \le T_A \le 85^{\circ}C$ , $f_{OSC} = 100 \text{ kHz}$ | | 200 | 500 | ppm/°C | | | Sync Output Current (Master Mode) | I <sub>SYNC(M)</sub> | V <sub>ROSC</sub> ≤ 5 V | ±1.0 | ±3.0 | | mA | | | Sync Output Current (Slave Mode) | I <sub>SYNC(S)</sub> | $V_{ROSC} = V_{CC}$ | | ±1 | ±500 | nA | | | Error Amplifier (C <sub>OSC</sub> = -V <sub>IN</sub> | OSC Disable | ed) | | • | | | | | Input BIAS Current | I <sub>FB</sub> | $V_{FB} = 5 \text{ V}, \text{ NI} = V_{REF}$ | | <1.0 | ±200 | nA | | | Input OFFSET Voltage | V <sub>OS2</sub> | | | ±5 | ±25 | mV | | | Open Loop Voltage Gain <sup>c</sup> | A <sub>VOL</sub> | | 65 | 80 | | dB | | | Unity Gain Bandwidth <sup>c</sup> | BW | | 1.8 | 2.7 | | MHz | | | Output Current | I <sub>OUT</sub> | Source ( $V_{FB} = 3.5 \text{ V}, \text{NI} = V_{REF}$ ) | | -2.7 | -1.0 | mA | | | | | Sink ( $V_{FB} = 4.5 \text{ V}, \text{ NI} = V_{REF}$ ) | 1.0 | 2.4 | | | | | Power Supply Rejection | PSRR | 9.5 V ≤ V <sub>CC</sub> ≤ 16.5 V | 50 | 80 | | dB | | | SPECIFICATIONS | | | | | | | | | |--------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------|-------------------------|------------------|------|--| | | | Test Conditions Unless Otherwise Specified Oscillator Disabled -V <sub>IN</sub> = 0 V, V <sub>CC</sub> = 10 V | | Limits D Suffix -40 to 85°C | | | | | | Parameter | Symbol | | | Min <sup>a</sup> | <b>Typ</b> <sup>b</sup> | Max <sup>a</sup> | Unit | | | Pre-Regulator/Start-Up | | | | | • | • | | | | Input Leakage Current | +I <sub>IN</sub> | +V <sub>IN</sub> = 200 | V, V <sub>CC</sub> ≥ 10 V | | <1 | 10 | μΑ | | | Pre-Regulator Start-Up Current | I <sub>START</sub> | +V <sub>IN</sub> = 48 V, t <sub>PW</sub> ≤ 3 | 300 μs, V <sub>CC</sub> = V <sub>UVLO</sub> | 8 | 20 | | mA | | | V <sub>CC</sub> Pre-Regulator Voltage | V <sub>PR</sub> | +V <sub>IN</sub> | = 48 V | 8.8 | 9.1 | 9.4 | | | | V <sub>PR</sub> -V <sub>UVLO</sub> (Turn-On) | V <sub>DELTA</sub> | | | 0.1 | 0.25 | 0.7 | V | | | Undervoltage Lockout<br>Hysteresis | V <sub>HYST</sub> | | | 0.18 | 0.28 | 0.4 | | | | Supply | | | | | | | | | | Supply Current | | | f <sub>OSC</sub> = 100 kHz | | 1.8 | 2.5 | mA | | | | $I_{CC}$ $C_{LOAD} \le 50 \text{ pF}$ | C <sub>LOAD</sub> ≤ 50 pr | f <sub>OSC</sub> = 500 kHz | | 3.7 | 4.5 | | | | Protection | | | | | | | | | | Current Limit Threshold Voltage | V <sub>SENSE</sub> | $V_{FB} = 0 \text{ V}, \text{ NI} = V_{REF}$ | | 1.035 | 1.16 | 1.30 | V | | | Current Limit Delay to Output <sup>c</sup> | t <sub>d</sub> | V <sub>SENSE</sub> = 1.5 V, See Figure 3. | | | 105 | 130 | ns | | | SHUTDOWN Logic Threshold | $V_{SD}$ | | | | 2.8 | 0.5 | V | | | SHUTDOWN Delay to Latched Output <sup>c</sup> | t <sub>SD</sub> | See F | ïgure 4. | | 0.21 | 1.0 | μs | | | SHUTDOWN Pull-Up Current | I <sub>SD</sub> | V <sub>SD</sub> = 0 V | | 12 | 22 | 30 | ^ | | | Soft-Start Current | I <sub>SS</sub> | | | 12 | 22 | 30 | μΑ | | | Output Inhibit Voltage | V <sub>SS(off)</sub> | Soft-Start Voltage to Disable Driver<br>Output | | | 1.6 | 0.5 | V | | | Switch | | - | | | - | - | | | | Zero-Gate Voltage Drain<br>Current | I <sub>DSS</sub> | V <sub>DS</sub> = 200 V, V <sub>GS</sub> = 0 V, T <sub>A</sub> = 25°C | | | 0.7 | 5 | μΑ | | | Drain-Source On-State<br>Resistance <sup>e</sup> | r <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.0 A, T <sub>A</sub> = 25°C | | | 0.8 | 1 | Ω | | #### Notes - a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. - b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. - c. Guaranteed by design, not subject to production test. - d. $C_{STRAY} \le 5 \text{ pF on } C_{OSC}$ . - e. Pulse Test; Pulse Width $\leq 300~\mu s,$ Duty Cycle $\leq 2\%.$ ### TIMING WAVEFORMS TYPICAL CHARACTERISTICS (25°C UNLESS NOTED) #### TYPICAL CHARACTERISTICS (25°C UNLESS NOTED) PIN CONFIGURATIONS Order Number: Si9117DY | Pin Number | Symbol | Description | |------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SS | Generates a 20-μA current source. IC turns or when capacitor is charged to 4.6 V. | | 2 | R <sub>OSC</sub> | Sets the oscillator charging current. Use the "oscillator frequency vs. R <sub>OSC</sub> " curve in The Typical Characteristics section. | | 3 | C <sub>OSC</sub> | Sets oscillator frequency. Use the "Oscillator frequency vs. R <sub>OSC</sub> " curve in the Typical Characteristics section along with equations 1 and 2 in the Oscillator section of the Description of Operations. | | 4 | SYNC | Synchronization input overrides the oscillator. Slave mode operations is possible, as is operation of the converter at duty cycles >50%. See Oscillator section of the Description of Operations. | | 5 | V- | Ground or negative mode of input power supply. | | 6 | V <sub>CC</sub> | Bootstrap power supply pin | | 7 | I <sub>SENSE</sub> | Current-mode sense input | | 8 | S | Switch FET source. | | 9 | D | Switch FET drain. | | 10 | NC | No connect: for test purposes only. (Normally left open) | | 11 | V+ | High voltage (up to 200 V) power supply input. | | 12 | SD | SHUTDOWN. Logic low shuts down the controller. | | 13 | $V_{REF}$ | Output of the 4-V reference sources 5 mA. | | 14 | NI | Non-inverting input of the error amplifier. A resistor divider from the reference can be used to set this voltage. | | 15 | FB | Inverting input to the error amplifier; used to maintain output regulation. | | 16 | Comp | Output of the error amplifier. Used to provide compensation for the converter's feedback control loop. | ### **BLOCK DIAGRAM** # VISHAY #### **APPLICATIONS** #### **Description of Operation** The Si9117 is a current mode PWM IC combined with an integrated 1- $\Omega$ 200-V MOSFET. Current mode operation offers the following advantages: - Cycle-by-cycle current limit protection - Simple loop compensation, eliminating the effect of output inductor - Excellent fast transient response due to inner control loop - Automatic input voltage feed-forward compensation In addition, the Si9117 is duty-cycle limited to avoid core saturation. #### **High Voltage Pre-Regulator** All switchmode power supplies face a start-up problem caused by the large difference between dc bus voltage and the $V_{CC}$ power rail for supplying the control circuit. The traditional technique has been to keep the control circuit in "sleep mode," while a small amount of energy is used to "top up" a large enough electrolytic capacitor to get the circuit started. When the circuit starts operating, a winding on the transformer is then used to power the control circuit. Disadvantages with this type of circuit include delayed start-up and large required capacitances for guaranteed operation over the full voltage range. The Si9117 overcomes these problems by using low power consumption, BiC/DMOS circuitry, and a unique high-voltage depletion mode MOSFET (See Figure 3). When power is first applied, the depletion transistor is on, and current flows from the input capacitor $C_{IN}$ into the $V_{CC}$ capacitor $C_{VCC}$ until $V_{CC}$ reaches 9.2 V. The converter transformer will then supply the $V_{CC}$ through a bias winding, which will raise $V_{CC}$ to a level higher than 9.2 V. Ideally this will be between 11 and 13 V, thus turning off the high-voltage depletion mode MOSFET. The 9.2-V threshold has a hysteresis of 300 mV to prevent oscillations when the transition voltage is not clearly defined or when high-line supply impedance is encountered. For applications where the input dc voltage is not high, and the chip power consumption is not excessive, the feedback winding can be eliminated. In such cases, the pre-regulator circuit will behave just like a linear regulator with 9.2-V output and 10-k $\Omega$ series resistance. In this case, the parameters to be considered are the dropout voltage at lowest line condition and the power dissipation at highest voltage. The high-voltage depletion mode MOSFET contains an internal body diode, and in situations where the $V_{CC}$ is being powered from a laboratory supply, care must be taken to avoid loading the +V $_{IN}$ rail beyond the current rating of this device. Typically, the reverse characteristics of the device will generate a voltage of 3.4 V on Pin 11 with 10-k $\Omega$ load when powering $V_{CC}$ from a lab supply. FIGURE 3. Start Circuit In some applications it is necessary to inhibit the start of a converter until a high enough voltage is present on the supply bus. This is the case for the following reasons: - Circuitry fed from a high line impedance such as a telephone line will have difficulty starting, since the converter will behave like a negative impedance. As the dc voltage decreases, the input current increases because constant power is drawn. This causes severe oscillations, and can in some instances have a destructive effect on the converter. - During start-up, the Si9117 will begin operation as soon as the UVLO threshold is reached. Since the converter is designed to operate over a much higher range—for example, from 36 to 72 V—then between 10- and 36-V input the output voltage will be out of regulation and undefined. In some cases, digital circuitry will not accept this mode of operation, and system faults will be encountered without a RESET watchdog circuit. To overcome these problems, a Zener diode of suitable value $V_Z$ can be placed in series with the +Vin pin, preventing start-up until $V_Z$ + 9.2 V is reached. #### **Shutdown** The shutdown pin is configured to allow fast latched termination of the output pulse. The delay from shutdown to output is typically 300 ns. This delay is short enough to allow this pin to be used for over-voltage applications where fast orderly shutdown is desirable: for example, when control of the feedback loop is lost. Using an opto-coupler and a TL431, interface is easy (See Figure 4). Once latched, the shutdown can only be reset from the UVLO circuit by re-cycling the power. In the event of an over-voltage, the latch can be reset by momentarily pulling the $V_{\rm CC}$ to a value lower than the UVLO threshold. This approach will generally be acceptable, since the feedback winding will not be supplying power, and the only power maintaining the latch will be supplied by the depletion start transistor. Note, however, that this action will still be subject to the power dissipation limits of the Si9117 package and should ideally be applied as a short fast pulse. #### Reference The reference voltage is a fully buffered band gap type which can source 5 mA over the specified voltage tolerance range. The reference should be well de-coupled to prevent instability and jitter. A ceramic 100-nF or small tantalum is recommended, depending on the de-coupling present on the supply pins. FIGURE 4. Shutdown # VISHAY #### **Error Amplifier** The error amplifier consists of a PMOS input folded cascade gain stage followed by a class AB unity gain amplifier. Typical open loop voltage gain is 77 dB, and unity gain bandwidth is typically 2.7 MHz. The soft-start circuit (see Pin 1 description) forces the output to within 0.7 V above ground, and additional clamp diodes limit the positive output excursion to within $2xV_{BE}$ above $V_{REF}$ . Operation at high frequency allows high closed loop bandwidths and permits excellent transient response to both input and output changes. Under normal operation, a small 100-pF bypass capacitor is recommended from $N_{\text{INV}}$ to Comp to increase high-frequency noise rejection. This should be calculated, however, in conjunction with the loop dynamics. FIGURE 5. Operational Amplifier #### Soft-Start The soft-start circuit is designed to help dc-to-dc converters start in an orderly manner and reduce component stress. The output of the error amplifier is clamped by a PNP transistor. The external capacitor $C_{SS}$ is supplied by a 20- $\mu$ A current source and will charge linearly to 4.6 V. In the event of an under-voltage lockout (or during start-up), this capacitor is held low. Soft-start is a very important feature and has many beneficial effects, especially in applications connecting to telecom lines where source impedances are high. In such cases, there is an initial start-up current caused by the input capacitor, followed by a secondary peak caused by the converter running at maximum duty cycle while trying to reach regulation. Where large output capacitances and peak loads are encountered, oscillations may occur. These can be prevented with the use of long soft-start times. The soft-start pin can also be used as a non-latching shutdown pin by connecting it to -V<sub>IN</sub>. This approach allows a shutdown with soft re-start. #### Oscillator The oscillator circuit uses external timing components $R_T$ and $C_T$ . An internal divide-by-two prevents pulses with greater than 50% duty cycle, so that core saturation can be avoided. When the $R_T$ terminal is connected to $V_{CC}$ , comparator $C_2$ disconnects the oscillator output from the SYNC terminal using $SW_1$ , and allows an external oscillator circuit to take control of the current mode comparator circuit. FIGURE 6. Soft-Start FIGURE 7. Oscillator The current programmed by $R_T$ defines the charging current of $C_T$ and the on and off times with the following design equations: $$T_{ON} = \frac{1.025 \times R_T \times C_T}{8} \tag{1}$$ $$T_{OFF} = 5 \times R_{ql} \times C_T$$ where $R_{ql} = 25 \Omega$ (2) $$F_{OSC} = \frac{1}{2} \times \frac{1}{(T_{ON} + T_{OFF})}$$ (3) Actual values taken from a prototype board have been plotted (Figure 8), and are a close match (except for 47 pF, where stray parasitics have a more significant effect). In certain circumstances, such as current limiting, it may be desirable to change the frequency of the converter for a period of time to overcome current tails (Figure 16 for further explanation). With the Si9117, this is easily done by adding or subtracting some current into the $R_T$ terminal: - The charging current in C<sub>T</sub> is set by 8 × R<sub>T</sub>. - The voltage at the R<sub>T</sub> terminal is 4 V, as supplied by an internal emitter follower from the reference. The frequency can be changed easily by supplying some of the current into $R_T$ from the $V_{CC}$ rail, thus "starving" the internal current source, and slowing the frequency down (Figure 9). FIGURE 8. Oscillator Frequency Selection FIGURE 9. Frequency Shifting Using Rt Current Change FIGURE 10. Oscillator Synchronization The current in $R_T$ is set by V = IR where V = 4 V and $R = R_T$ . Using a diode, and some type of switch, the frequency can be easily changed: when $SW_1$ is closed, $D_1$ is reverse biased, and has no effect on $R_T$ . When $SW_1$ is open, current flows through $R_1$ and $D_1$ into $R_T$ and removes some of the current supplied by the internal emitter follower. #### **Synchronization** The SYNC input allows operation from a master clock as the connection is made after the divide-by-two. As a result, synchronization in both frequency and phase is possible. This unique feature is important to systems designers who use multiple converters, where noise caused by unsynchronized "beating" effect is present and causes difficult EMI/EMC problems. If an external clock is used, duty cycles of > 50% are possible due to the position of the SYNC pin. after the divide-by-two. Where > 50% conduction is used, core reset must be allowed, in order to prevent core saturation. Synchronization is in master/slave mode, with one device (the "master") setting the switching frequency and others (the "slaves") with disabled oscillators locked to it. Alternatively, all devices can be clocked using a master oscillator (Figure 10). During slave mode, the unused $C_T$ pin should be connected to ground, and the $R_T$ to $V_{CC}$ . #### VIN and VDD These pins are used for powering the Si9117 and should consequently be well de-coupled. In selecting the right decoupling, the MOSFET gate drive requirements should be considered, as the de-coupling capacitor will also have to supply the required peak current. Generally speaking, the best combination would be a 1- to $10\mbox{-}\mu\text{F}$ electrolytic for bulk energy and a $100\mbox{-}n\text{F}$ ceramic for high-frequency bypass. The $V_{CC}$ rail should be carefully observed at the switch on and off occurrences using ac de-coupling, and the peak voltage spikes should be measured. These should be less than $200\mbox{ mV}$ . Excessive noise on the $V_{CC}$ will appear on other pins and may cause instability or jitter on the control waveforms. #### **Switch** The switch FET is designed specifically for converters in the 5- to 10-W power range. It has a 200-V $V_{DS}$ rating with 1- $\Omega$ $r_{DS(on)}$ . Using the Gate charge curve, for a gate drive of 12 V from the Si9117, the total gate charge for 100-V $V_{DS}$ will be 10 nC. From Q = i x t, it is easy to deduce that with a 400 mA internal gate drive, a time of 50 ns will be obtained (Figure 11). #### **Current Sense** The current sense comparator performs the current mode control function by comparing the output of the error amplifier ( $V_C$ ) with the current in the output inductor. It is impractical to measure the output inductor current, but the rising slope of the current can supply all the necessary information if sampled in the MOSFET as a scaled equivalent. Certain precautions are necessary, however, due to data distortion, noise, and the rarity of ideal operating conditions. FIGURE 11. Si9117 Internal MOSFET Gate Change Sensed current waveforms often have leading-edge spikes or noise caused by reverse recovery of rectifiers, equivalent capacitive loading on the secondary, and inductive circuit effects. Inductive sense resistors must not be used, as they cause large damaging spikes and distort the sensed waveforms. These spikes can confuse the PWM comparator into believing that an overload condition is present. In addition, the Si9117 uses a single pin (-Vin) for all the return current requirements, including the output driver. As a result, the current pulse from the gate charge transfer into the MOSFET will appear on the sense pin and be filtered out. Waveform A (Figure 13) has an ideal textbook appearance, but is in fact rarely encountered. Waveforms B and C are typical yet close to the threshold limit, and thus could lead to instability. The addition of a simple RC network on the sensed waveform suppresses this leading-edge spike. The low pass filter should be selected so that only the leading-edge spike is suppressed and the overall waveform is not distorted. The waveform must contain a clean rising slope for the error amplifier to intersect. If the RC time constant is too long, then the waveform will be distorted and lead to falling-edge jitter on the turn-off edge. Slope compensation can also be used to eliminate noise or jitter. A sample of the oscillator voltage is superimposed on the error amplifier to produce a clean crossing of the thresholds and to avoid any hunting. The Si9117 has built-in leading-edge blanking/ suppression to eliminate some of the effects of these spikes. FIGURE 12. Constant Frequency Current Mode Control FIGURE 16. FIGURE 15. The two comparators used to operate the circuit have different delay times as follows: - The current mode comparator needs more noise immunity, and therefore has a deliberately slower delay time to block out noise and spikes which are present on the leading edge. Typical delay times should be around 100 ns. - The peak current limiting comparator has the fastest response time, since it is used only to protect the circuit in the event of an overload. The delay times for this comparator should be around 70 ns. #### **High-Frequency Design Requirements** When designing converters for high switching frequency, a certain discipline is required to determine the right choice of components. This process should be an iterative choice and the board layout should be properly planned before CAD layout is undertaken. #### **Layout Considerations** The main current loop flows from the input capacitor-through the transformer, MOSFET, and sense resistor-and returns to the capacitor. This current will have high rates of change and associated fast voltage and current edges. It is essential to avoid the injection of noise into the other circuitry. To prevent this result, a "fishbone" type arrangement is recommended (Figure 15). Designers are encouraged to separate different grounds with "imaginary" dummy resistors. These can be removed at a later stage. Main current loops must be designed to be as short as possible: from $C_{\rm IN}$ to the transformer, through the MOSFET and Sense resistor, and back into $C_{\rm IN}$ . It is obvious that signals switching 50 V or 1 A in 25 ns should not be mixed with signals that are controlling a closed-loop, high-gain feedback system which is capable of regulating the output voltage to less than 1 mV. #### **Choosing the Switching Frequency** When selecting the switching frequency, it is usually best to choose the lowest possible frequency that the design solution will accept. In PWM control topologies, the maximum switching frequency will be strongly governed by short circuit behavior. When a short circuit is applied to the output, the control circuit is required to reduce the duty cycle to the smallest possible value to maintain constant current operation (Figure 16). Ideally, the converter should deliver 105% of the output current within regulation and no more than 115% under short circuit. At 500 kHz, the period of conversion is 2 $\mu$ s and the maximum on time is 1 $\mu$ s. High minimum duty ratios will result in current tails and require rectifier oversizing to avoid destructive currents under overload conditions. The Si9117 has a sync-to-output delay of less than 70 ns, so the minimum duty cycle for operation at 500 kHz would be 70 ns/1 $\mu s = 7\%$ . This minimum should be considered when the short circuit current is determined. Designers should note that a shunt placed across the output of the converter is probably not a realistic load in the event of a failure, and the real circuit impedance will probably be substantially lower. In such circumstances, it may be necessary to shift the frequency of the converter to a lower value during overload. Frequency shifting can be accomplished by altering the steady state values of the oscillator programming components (see oscillator section, Figure 9). #### **Short Circuit Behavior** Short circuit behavior is different for both common topologies, and must be paid special attention. In flyback converters, all windings appear in "parallel" with each other. When one winding is shorted, all other flyback windings are also shorted through it. In multiple output converters, therefore, any single winding without a separate secondary current-limiting protection will "drag down" all the other windings. As a result, if a bias winding is used to power the control circuit, it will stop delivering power. When this occurs, the Si9117 depletion device will turn on and regulate the supply rail to 9.2 V, as in its normal starting mode. In this event, designers should calculate the worst-case power dissipation caused by the voltage drop across the depletion transistor at the highest applied voltage across it and with the current flowing through it. • In forward converters, traditionally the bias winding is also taken in forward conduction mode, but without any series inductance. In the event of a short circuit, the pulse width is reduced to minimum, but it is sufficient to supply enough power to the control circuit. This is an advantage, and avoids the problems encountered with flyback converters. Power may also be taken in flyback mode, however, when the duty cycle is low. There will be very little flyback voltage present, since the applied volt/microseconds is low and the core need not, therefore, fly back very far to reset. FIGURE 17. Complete Schematic Diagram